DocumentCode :
3093837
Title :
A 16 GSPS 0.18 μm CMOS decimator for single-bit Σ Δ-modulation
Author :
Ohlsson, H. ; Mesgarzadeh, Behzad ; Johansson, K. ; Gustafsson, O. ; Lowenborg, P. ; Johansson, H. ; Alvandpour, A.
Author_Institution :
Div. of Electronics Systems, Dept. of Electrical Engineering, Linkoping University, Linkoping, Sweden
fYear :
2004
fDate :
8-9 Nov. 2004
Firstpage :
175
Lastpage :
178
Abstract :
In this work an implementation of a high-speed decimation Iter for single-bit Σ Δ -modulators is presented. The presented chip is designed in a 0.18 μm CMOS process for 16 GSamples/s with four parallel 4GSamples/s inputs. The 1- tering consists of two stages. After a 1-to-8-demuItiplexer, the rst stage employs a novel architecture and work at a clock frequency of 0.5 GHz while providing a decimation by a factor of 32. In the second stage the remaining decimation by a factor of 4 is performed. A downscaled version with a total decimation of 64 for a 8 GSamples/s Σ Δ -modulator is also included on the chip.
Keywords :
Analog-digital conversion; Clocks; Delta-sigma modulation; Frequency; Noise generators; Quantization; Sampling methods; Signal to noise ratio; Topology; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip Conference, 2004. Proceedings
Conference_Location :
Oslo, Norway
Print_ISBN :
0-7803-8510-1
Type :
conf
DOI :
10.1109/NORCHP.2004.1423851
Filename :
1423851
Link To Document :
بازگشت