Title :
24GHZ dual core PLL design for 60 GHz transceiver and efficient validation methodology
Author :
Sen-Wen Hsiao ; Tzou, Nicholas ; Bhatta, Debesh ; Chatterjee, Avhishek
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
Design and validation of millimeter-wave (MMW) devices is a significant challenge due to the design difficulties in meeting GHz performance constraints and the cost and complexity of test instrumentation needed to validate the circuits. In this paper a 1-V dual-core 24GHz PLL design is presented and it is shown how relatively low cost test instruments utilizing incoherent undersampling can be used to verify the noise performance of a PLL. The 24GHz PLL is implemented to provide more frequency margin and reliability for a 60GHz super-heterodyne transceiver. The incoherent undersampling method is proposed to test different performances of the PLL. Measurement results applying a sampling frequency below 1 GHz are shown for frequency reconstruction and jitter separation.
Keywords :
integrated circuit reliability; millimetre wave devices; phase locked loops; radio transceivers; dual core PLL design; frequency 24 GHz; frequency 60 GHz; frequency margin; frequency reconstruction; incoherent undersampling; jitter separation; low cost test instruments; millimeter-wave devices; noise performance; reliability; super-heterodyne transceiver; voltage 1 V; CMOS integrated circuits; Frequency measurement; Jitter; Noise; Phase locked loops; Transceivers; Voltage-controlled oscillators; 60GHz; PLL; jitter separation; millimeter wave; transceiver; undersampling;
Conference_Titel :
Microwave Conference Proceedings (APMC), 2012 Asia-Pacific
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4577-1330-9
Electronic_ISBN :
978-1-4577-1331-6
DOI :
10.1109/APMC.2012.6421543