Title :
A wide-range, high-resolution, compact, CMOS time to digital converter
Author :
Ramakrishnan, V. ; Balsara, Poras T.
Author_Institution :
Center for Integrated Circuits & Syst., Texas Univ., Dallas, TX, USA
Abstract :
This paper describes a wide range, area efficient, high resolution time to digital converter (TDC), which has applications in digital frequency synthesizers used in wireless applications. The proposed architecture removes the need for long Vernier delay stages while measuring large phase differences using the Vernier delay line method. Resolution of a Vernier TDC is extremely susceptible to process, voltage and temperature (PVT) variations. The proposed compact implementation thereby minimizes the susceptibility of the TDC resolution to PVT variations. In the proposed method, time is digitized to the nearest multiple of a constant buffer delay and finer time digitization, less than one buffer delay is carried out using Vernier delay line. The TDC circuit was designed and implemented in 0.18μm CMOS technology and achieves a resolution less than 10ps. The resolution variation in all the process corners was analyzed and the simulation results, layout implementation details and the linearity plots are presented.
Keywords :
CMOS integrated circuits; analogue-digital conversion; delay lines; frequency synthesizers; integrated circuit design; phase detectors; 0.18 micron; CMOS technology; PVT variations; TDC circuit; Vernier TDC; Vernier delay line method; buffer delay; digital frequency synthesizers; phase detectors; phase differences; time digitization; time to digital converter; Analytical models; CMOS technology; Circuits; Delay effects; Delay lines; Digital-to-frequency converters; Frequency synthesizers; Phase measurement; Temperature; Voltage; TDC; Time to digital converters; Vernier delay line; phase detectors;
Conference_Titel :
VLSI Design, 2006. Held jointly with 5th International Conference on Embedded Systems and Design., 19th International Conference on
Print_ISBN :
0-7695-2502-4
DOI :
10.1109/VLSID.2006.28