DocumentCode :
3094200
Title :
Timing yield estimation of digital circuits using a control variate technique
Author :
Jaffari, Javid ; Anis, Mohab
Author_Institution :
ECE Dept., Univ. of Waterloo, Waterloo, ON
fYear :
2009
fDate :
16-18 March 2009
Firstpage :
382
Lastpage :
387
Abstract :
The Monte-Carlo (MC) technique is a traditional solution for reliable yield analysis, and in contrast to probabilistic methods it can account for any complicated timing and process variation models. However, a precise analysis that involves a traditional MC-based technique requires many simulation iterations, especially for the extreme quantile values. In this paper, a new yield estimator is developed for the timing yield of digital circuits based on an auxiliary (control) variable which is formed by extracting the delay equation of the nominally critical path. The superiority of the proposed technique is studied and verified against the crude-MC and the advanced sampling techniques, Latin Hypercube Sampling and Quasi-MC. The technique shows significant (2X to 30X) runtime improvement over the crude-MC by reducing the required number of iterations to achieve a maximum confidence interval.
Keywords :
Monte Carlo methods; VLSI; digital integrated circuits; integrated circuit yield; Monte-Carlo technique; auxiliary control variable; control variate technique; digital VLSI circuits; simulation iterations; timing yield estimation; yield analysis; yield estimator; Analytical models; Circuit simulation; Delay estimation; Digital circuits; Equations; Hypercubes; Runtime; Sampling methods; Timing; Yield estimation; Control Variate; Digital VLSI Circuits; Monte Carlo; Process Variations; Timing Yield; Variance Reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
Type :
conf
DOI :
10.1109/ISQED.2009.4810325
Filename :
4810325
Link To Document :
بازگشت