DocumentCode :
3094245
Title :
TuneLogic: Post-silicon tuning of dual-Vdd designs
Author :
Bijansky, Stephen ; Lee, Sae Kyu ; Aziz, Adnan
Author_Institution :
Univ. of Texas at Austin, Austin, TX
fYear :
2009
fDate :
16-18 March 2009
Firstpage :
394
Lastpage :
400
Abstract :
Modern CMOS manufacturing processes have significant variability, which necessitates guard banding to achieve reasonable yield. It is our thesis that variability should be addressed post-manufacturing. The fundamental contribution we make is a dual-Vdd design style, and associated CAD algorithms, wherein we assign supply voltages to logic based on post-manufacturing analysis rather than designing with nominal values and guard banding. We perform a detailed case study of a custom designed pipelined multiplier using realistic process data. Our results show that for comparable yield and target delay, we can achieve significantly less power than a single-Vdd supply. For example, to achieve 100% yield at same target delay, Tune-Logic uses 23.6 pJ/multiply while a single-Vdd design uses 34.6 pJ/multiply.
Keywords :
CMOS integrated circuits; network synthesis; power transistors; CAD algorithms; CMOS manufacturing processes; custom designed pipelined multiplier; dual-Vdd designs; post-silicon tuning; Algorithm design and analysis; CMOS logic circuits; CMOS process; Delay; Design automation; Logic design; Low voltage; Manufacturing processes; Threshold voltage; Web pages; Configurability; Delay; Process Variation; Tuning; Yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
Type :
conf
DOI :
10.1109/ISQED.2009.4810327
Filename :
4810327
Link To Document :
بازگشت