DocumentCode :
3094500
Title :
Test pattern generation for power supply droop faults
Author :
Mitra, Debasis ; Bhattacharjee, Subhasis ; Sur-Kolay, Susmita ; Bhattacharya, Bhargab B. ; Zachariah, Sujit T. ; Kundu, Sandip
Author_Institution :
Adv. Comput. & Microelectron. Unit, Indian Stat. Inst., Kolkata, India
fYear :
2006
fDate :
3-7 Jan. 2006
Abstract :
In deep sub-micron VLSI chips, when several transistors in physical proximity switch simultaneously, a substantial power supply drop, known as droop, may occur because of concurrent load on a via of the power grid. As a result of lower supply voltage, transistors may slow down. Such timing faults are termed as droop faults. Modeling of droop faults and understanding their effects on the functionality and timing behavior of the circuit are yet to be fully understood. In this paper, a new model for droop faults is proposed. A simple ATPG-based procedure for stuck-at faults has been adapted to test droop faults. For validation of the methodology in combinational circuits, a set of appropriate clusters of gates is selected to cover potential droop-prone regions in a circuit. Experimental results on ISCAS-85 benchmark circuits reveal that a very high droop fault coverage can be obtained by a short sequence of test vectors.
Keywords :
VLSI; automatic test pattern generation; fault simulation; integrated circuit testing; timing; automatic test pattern generation; combinational circuits; deep submicron VLSI chips; power grid; power supply droop faults; timing faults; Circuit faults; Circuit testing; Combinational circuits; Power grids; Power supplies; Switches; Test pattern generators; Timing; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2006. Held jointly with 5th International Conference on Embedded Systems and Design., 19th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2502-4
Type :
conf
DOI :
10.1109/VLSID.2006.158
Filename :
1581475
Link To Document :
بازگشت