DocumentCode :
3094514
Title :
Standby power reduction and SRAM cell optimization for 65nm technology
Author :
Lakshminarayanan, S. ; Joung, J. ; Narasimhan, G. ; Kapre, R. ; Slanina, M. ; Tung, J. ; Whately, M. ; Hou, C.-L. ; Liao, W.-J. ; Lin, S.-C. ; Ma, P.-G. ; Fan, C.-W. ; Hsieh, M.-C. ; Liu, F.-C. ; Yeh, K.-L. ; Tseng, W.-C. ; Lu, S.W.
Author_Institution :
Cypress Semicond., San Jose, CA
fYear :
2009
fDate :
16-18 March 2009
Firstpage :
471
Lastpage :
475
Abstract :
Standby power is one of the most critical issues in low power chip applications. In this paper, we have investigated the effects of body bias and source bias in 65 nm technology through simulations on SRAM standby current (Isb). The simulation results show a 8X reduction in cell Isb at 125degC FF process corner with a 1.0 V NMOS body bias. This has been experimentally verified on a 16 Mb SRAM testchip. Source biasing is shown to be a more effective technique for room temperature leakage reduction (~3X lower Isb@0.4 V bias). Optimizing the SRAM cell is crucial to meet the product performance requirements across corners and a methodology for the same is also described. The 16 Mb testchip was characterized for read disturb, write margin and read current margin at process corners by applying forward and reverse body biases to shift the cell transistor parameters. Different test sequences tailored for the parameter being measured were used to determine the failing bit count in each case. Voltage schmoo plots were generated from the measured data to obtain the Vccmin at each body bias condition. Based on the above, the threshold voltages of the cell transistors for maximum operating margin were derived.
Keywords :
MOS integrated circuits; SRAM chips; circuit testing; SRAM cell optimization; SRAM testchip; cell transistor parameters; leakage reduction; read current margin; source biasing; standby current; standby power reduction; Circuits; Fluctuations; MOS devices; Microelectronics; Optimization methods; Random access memory; Stability; Temperature; Testing; Threshold voltage; SRAM; body bias; source bias; standby current; static noise margin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
Type :
conf
DOI :
10.1109/ISQED.2009.4810340
Filename :
4810340
Link To Document :
بازگشت