Title :
Optimized VLIW architecture for non-zero IF QAM-modem implementations
Author :
Pani, Alok Kumar ; Kumar, Ratnam V Raja
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol. Kharagpur, India
Abstract :
Today´s general purpose DSPs keep data memory and instruction memory separate to exploit the advantages of the HARVARD architecture in addition to gaining from the instruction level parallelism available in programs through the VLIW approach. In this paper we propose an architecture, which is optimized for modem (with carrier and symbol synchronization) implementations by making small modifications to a typical VLIW processor architecture. It is being claimed to be optimized since the most hardware intensive multipliers remain busy for almost 100% of the time and data fetches are done parallelly from a fixed locality facilitated by a unit named data pump. In this implementation, an instruction, namely, MMAC, which clubs two multiplications and one addition has been proposed. In addition to this, zero overhead branch instruction also has been included for the processor to be speed optimized in implementing the modem. Performance comparison has been carried out to find almost 8.5X speed enhancement over TMS320C62X and approximately 7X speed enhancement over TMS320C54X machine for modem implementations with carrier and symbol recovery. The superb speeding up is achieved at a cost of a small increase in the hardware (approximately 18750 gates).
Keywords :
digital signal processing chips; integrated circuit design; logic design; modems; quadrature amplitude modulation; HARVARD architecture; VLIW processor architecture; data fetches; data memory; data pump; digital signal processing; hardware intensive multipliers; instruction level parallelism; instruction memory; nonzero IF QAM-modem implementations; zero overhead branch instruction; Costs; Digital signal processing; Electronic mail; Hardware; Manufacturing processes; Modems; Signal processing; Signal processing algorithms; VLIW; Very large scale integration;
Conference_Titel :
VLSI Design, 2006. Held jointly with 5th International Conference on Embedded Systems and Design., 19th International Conference on
Print_ISBN :
0-7695-2502-4
DOI :
10.1109/VLSID.2006.127