DocumentCode :
3095078
Title :
Decompression dual core for SoPC applications in high speed FPGA
Author :
Lazaro, J. ; Arias, Jagoba ; Astarloa, Armando ; Bidarte, Unai ; Zuloaga, Aitzol
Author_Institution :
Univ. of the Basque Country, Bilbao
fYear :
2007
fDate :
5-8 Nov. 2007
Firstpage :
738
Lastpage :
743
Abstract :
This paper presents a dual core architecture for decompression using the deflate algorithm. The flexibility of the system-on-a-programmable-chips (SoPC) makes possible the introduction of these computationally intensive cores inside a field- programmable-gate-array (FPGA). The proposed architecture is composed of two different cores. One is in charge of the translation of the Huffman codes while the other one regenerates the decompressed data using the LZ77 algorithm. The cores can be used in conjunction or independently depending on the final structure of the SoPC.
Keywords :
Huffman codes; field programmable gate arrays; system-on-chip; Huffman codes; LZ77 algorithm; SoPC applications; deflate algorithm; dual core decompression; field-programmable-gate-array; high speed FPGA; system-on-a-programmable-chips; Application software; Computer architecture; Cryptography; Embedded computing; Embedded system; Field programmable gate arrays; Hardware; High performance computing; Image coding; Telecommunication computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics Society, 2007. IECON 2007. 33rd Annual Conference of the IEEE
Conference_Location :
Taipei
ISSN :
1553-572X
Print_ISBN :
1-4244-0783-4
Type :
conf
DOI :
10.1109/IECON.2007.4459974
Filename :
4459974
Link To Document :
بازگشت