DocumentCode :
3095094
Title :
Early clock prototyping for design analysis and quality entitlement
Author :
Vishweshwara, R. ; Venkatraman, R. ; Vipul, K.
Author_Institution :
Texas Instrum. India
fYear :
2009
fDate :
16-18 March 2009
Firstpage :
641
Lastpage :
646
Abstract :
With growing complexity of system on chip architectures and difficult time to market requirements, early design planning is very important. Design planning for physical design involves the deriving of information, useful to physical implementation of the chip, from the early design information available. Clock tree design and synthesis being a vital part of the design cycle, requires immense planning and experimentation. This paper proposes a way by which key clock tree information can be derived from as early as the register transfer level description of the design. The proposed methodology aids in analysing the clock tree structurally for being friendly to clock tree synthesis. It also enables the prototyping of the clock tree synthesis to understand the overhead it adds to the design. This information can be used to apply corrective feedback to the clock architecture and the physical implementation flo . The various aspects of the clock tree the flo generates along with their utility are presented in the paper with some testcase data.
Keywords :
clocks; feedback; system-on-chip; clock prototyping; clock tree synthesis; design analysis; quality entitlement; register transfer level description; system on chip architectures; Clocks; Delay estimation; Feedback; Information analysis; Instruments; Network synthesis; Prototypes; System-on-a-chip; Time to market; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
Type :
conf
DOI :
10.1109/ISQED.2009.4810369
Filename :
4810369
Link To Document :
بازگشت