Title :
Simultaneous test pattern compaction, ordering and X-filling for testing power reduction
Author :
Lee, Ju-Yueh ; Hu, Yu ; Majumdar, Rupak ; He, Lei
Author_Institution :
Electr. Eng. Dept., Univ. of California, Los Angeles, CA
Abstract :
Minimizing the power dissipation in scan-based testing is an important problem. We provide for the first time an optimal formulation for the problem of simultaneously compacting, ordering, and X-filling a set of test patterns such that the fault coverage is maintained but the (overall or peak) power dissipation is minimized. We model the problem as a sequence of Pseudo-Boolean optimization problems. We give a scalable implementation of the optimization problem based on window-based local search. In contrast to the traditional technique of sequentially optimizing for compaction, ordering, and X-filling, we experimentally demonstrate that our simultaneous optimization can reduce power dissipation by 47% on ISCAS´89 benchmark circuits.
Keywords :
integrated circuit testing; optimisation; ISCAS´89 benchmark circuits; X-filling; ordering; power dissipation; power reduction; pseudo-Boolean optimization problems; scan-based testing; test pattern compaction; window-based local search; Automatic test pattern generation; Circuit faults; Circuit testing; Compaction; Computer science; Helium; Integrated circuit testing; Power dissipation; Sequential analysis; Test pattern generators;
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
DOI :
10.1109/ISQED.2009.4810379