DocumentCode :
3096092
Title :
The cut delay fault model for guiding the generation of n-detection test sets for transition faults
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., W. Lafayette, IN, USA
fYear :
2006
fDate :
3-7 Jan. 2006
Abstract :
We define a new transition fault model to guide the generation of n-detection test sets for transition faults. The model is referred to as the cut delay fault model. Under a cut delay fault, a transition fault on a line c0 is detected while certain other lines in the circuit assume specific values. The lines involved in a cut delay fault form a cut or a subset of a cut. Each transition fault is associated with several combinations of values on the cut, and it is thus detected by several different tests.
Keywords :
fault simulation; integrated circuit modelling; integrated circuit testing; cut delay fault model; n-detection test sets; transition faults; Circuit faults; Circuit testing; Cities and towns; Delay; Electrical fault detection; Fault detection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2006. Held jointly with 5th International Conference on Embedded Systems and Design., 19th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-2502-4
Type :
conf
DOI :
10.1109/VLSID.2006.160
Filename :
1581563
Link To Document :
بازگشت