DocumentCode :
3097594
Title :
Design of Architecture for Sampling Rate Converter of Demodulator
Author :
Nataraj, K.R. ; Ramachandran, S. ; Nagabushan, B.S.
Author_Institution :
M.G.R. Univ., Chennai, India
Volume :
2
fYear :
2009
fDate :
28-30 Dec. 2009
Firstpage :
427
Lastpage :
430
Abstract :
This paper proposes a novel architecture for sampling rate converter of the demodulator for processing satellite data communication. The overall receiver algorithm is divided into two parts: one to be implemented on an FPGA and the other on a DSP processor. A new distributed arithmetic based architecture for implementing a sampling rate converter is also proposed. The main advantage of this architecture is that it does not employ any MAC unit, whose operational speed is, generally, a bottleneck for high filter throughput. Instead, it makes extensive use of LUTs and hence is ideally suited for FPGA implementation. The main design goals in this work were to maintain low system complexity and reduce power consumption and chip area requirements.
Keywords :
convertors; demodulators; digital arithmetic; field programmable gate arrays; logic design; satellite communication; table lookup; DSP processor; FPGA processor; demodulator; distributed arithmetic based architecture; sampling rate converter; satellite data communication; Arithmetic; Artificial satellites; Data communication; Demodulation; Digital signal processing; Field programmable gate arrays; Filters; Sampling methods; Table lookup; Throughput; Algorithm; Demodulator; Distributed Arithmetic Architecture; Field Programmable Gate Arrays. Linear algebra; Sampling Rate Converter.;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Electrical Engineering, 2009. ICCEE '09. Second International Conference on
Conference_Location :
Dubai
Print_ISBN :
978-1-4244-5365-8
Electronic_ISBN :
978-0-7695-3925-6
Type :
conf
DOI :
10.1109/ICCEE.2009.262
Filename :
5380539
Link To Document :
بازگشت