DocumentCode :
3098025
Title :
Location and cause of surface potential fluctuations in an SOI nanowire
Author :
Thorbeck, Ted ; Zimmerman, Neil
Author_Institution :
Dept. of Phys., Univ. of Maryland, College Park, MD, USA
fYear :
2011
fDate :
7-9 Dec. 2011
Firstpage :
1
Lastpage :
2
Abstract :
Moving to a three dimensional architecture, such as finFETs (field effect transistor), tri-gate FETS or nanowires, will allow semiconductor devices to scale for a few more nodes. Using the third dimension, these devices offer the same surface area but take up less space on the wafer, at the cost of a possible increase in sensitivity to non-idealities. Smaller devices are likely to be more sensitive to random charged defects. A 3D channel has an increased potential for local strains due to the oxide and the gates compared to a 2D device. Since both charged defects and strain change the surface potential in the channel, these effects could change the threshold voltage. Additionally, local changes in the stress cause local changes in the mobility of the channel. So to improve device uniformity, a technique to determine the possible causes of a surface potential fluctuation would be useful.
Keywords :
elemental semiconductors; field effect transistors; nanowires; silicon; silicon-on-insulator; surface potential; SOI nanowire; Si; channel mobility; charged defects; field effect transistor; semiconductor devices; surface potential fluctuations; three dimensional architecture; trigate FETS; Electric potential; Logic gates; Quantum capacitance; Quantum dots; Strain; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Device Research Symposium (ISDRS), 2011 International
Conference_Location :
College Park, MD
Print_ISBN :
978-1-4577-1755-0
Type :
conf
DOI :
10.1109/ISDRS.2011.6135171
Filename :
6135171
Link To Document :
بازگشت