DocumentCode :
3098027
Title :
Gate Circuit Layout Optimization of Power Module Regarding Transient Current Imbalance
Author :
Martin, C. ; Guichon, Jm ; Schanen, Jl ; Pasterczyk, R.
Author_Institution :
Laboratoire d´´Electrotechnique de Grenoble, CNRS UMR, Grenoble
fYear :
2005
fDate :
16-16 June 2005
Firstpage :
541
Lastpage :
546
Abstract :
The layout of power multichip modules is one of the key points of a module design, especially for high power densities, where coupling are enlarged. This paper focuses on dynamic current imbalance between paralleled chips. It can be principally attributed to gate circuit dissymmetry, which modifies inductances and coupling, especially with the power circuit. This paper describes the analysis of an existing power module, and based on a modification of the gate circuit geometry in an optimization procedure, shows how to improve the power module, in term of dynamic current repartition
Keywords :
coupled circuits; multichip modules; dynamic current imbalance; dynamic current repartition; gate circuit layout optimization; power multichip module; transient current imbalance; Bonding; Copper; Coupling circuits; Geometry; Integrated circuit interconnections; Joining processes; Multichip modules; Pins; Printed circuits; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 2005. PESC '05. IEEE 36th
Conference_Location :
Recife
Print_ISBN :
0-7803-9033-4
Type :
conf
DOI :
10.1109/PESC.2005.1581678
Filename :
1581678
Link To Document :
بازگشت