Title :
Functional decomposition for universal logic cells using substitution
Author :
Dresig, E. ; Lanches, P.H. ; Rettig, O. ; Baitinger, U.G.
Author_Institution :
Tech. Univ. of Chemnitz, Germany
Abstract :
Known synthesis tools with a strong relationship to a library of gates lead to poor results for target architectures based on universal logic cells as basic elements. The authors present an algorithm which uses function substitution in-order to minimize the costs of the decomposed function. Experimental results show an high degree of improvement over other existing synthesis programs
Keywords :
logic CAD; logic arrays; decomposed function; function substitution; programmable gate arrays; universal logic cells; Boolean functions; Cost function; Design optimization; Electronics packaging; Input variables; Libraries; Logic design; Logic functions; Process design; Programmable logic arrays;
Conference_Titel :
Design Automation, 1992. Proceedings., [3rd] European Conference on
Conference_Location :
Brussels
Print_ISBN :
0-8186-2645-3
DOI :
10.1109/EDAC.1992.205889