Title :
TELE: a timing evaluator using layout estimation for high level applications
Author :
Ramachandran, Champaka ; Kurdahi, Fadi J.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Irvine, CA, USA
Abstract :
The authors address the problem of early accurate timing prediction of VLSI layouts, prior to any physical design tasks. The authors present an approach based on two models, analytical and constructive. This approach permits the user to trade off the accuracy of the prediction versus the runtime of the predictor. Such a scheme is quite useful for high level design tasks such as high-level synthesis and system level partitioning. The authors experimentally validated the model with respect to standard benchmark circuits from MCNC and the results indicate a 13% or better accuracy in the worst case delay predictions for Standard Cell designs with up to 1800 cells
Keywords :
circuit layout CAD; delays; Standard Cell designs; VLSI layouts; accurate timing prediction; high level applications; high-level synthesis; layout estimation; system level partitioning; timing evaluator; worst case delay predictions; Analytical models; Application software; Circuits; Delay estimation; Predictive models; Process design; Switches; Timing; Very large scale integration; Wire;
Conference_Titel :
Design Automation, 1992. Proceedings., [3rd] European Conference on
Conference_Location :
Brussels
Print_ISBN :
0-8186-2645-3
DOI :
10.1109/EDAC.1992.205909