Title :
Table models for efficient MOS circuit simulation on vector processors
Author_Institution :
Inst. fur Theor. Elektrotech., Aachen Univ.
Abstract :
A new circuit simulator for the accurate and economical analysis of large MOS circuits is presented. The use of table models instead of analytical models improves the classical circuit simulation in two aspects: First, the generation of the underlying data tables from numerical device simulations enhances the accuracy and enables the evaluation of future technologies. Secondly, the much higher vectorizability results in a simulation speed-up of up to 25 on vector processors
Keywords :
MOS integrated circuits; approximation theory; circuit analysis computing; integration; interpolation; parallel algorithms; vector processor systems; MOS circuit simulation; circuit simulator; numerical device simulations; table models; vector processors; Analytical models; Circuit simulation; Numerical simulation; Vector processors;
Conference_Titel :
Design Automation, 1992. Proceedings., [3rd] European Conference on
Conference_Location :
Brussels
Print_ISBN :
0-8186-2645-3
DOI :
10.1109/EDAC.1992.205925