DocumentCode :
3098783
Title :
Energy minimization based delay testing
Author :
Chakradhar, Srimat T. ; Iyer, Mahesh A. ; Agrawal, Vishwani D.
Author_Institution :
C&C Res. Labs., NEC, Princeton, NJ, USA
fYear :
1992
fDate :
16-19 Mar 1992
Firstpage :
280
Lastpage :
284
Abstract :
The authors present a novel method for generating robust and non-robust tests for path or gate delay faults in scan and hold type of sequential circuits. The relationship between input and output signal states of a logic gate for an arbitrary pair of input vectors is expressed through an energy function such that minimum-energy states correspond to signal values that are consistent with the gate logic function for both input vectors. The energy function for the circuit is the summation of individual gate energy functions. It implicitly contains information about hazards. For a given delay fault, the energy function is suitably modified so that minimum-energy states are guaranteed to be hazard-free or robust delay tests. Results on sequential benchmark circuit are given
Keywords :
delays; fault location; integrated circuit testing; logic testing; minimisation; sequential circuits; delay fault; delay testing; energy function; energy minimisation; gate delay faults; gate logic function; hold sequential circuits; input signal states; input vectors; logic gate; minimum-energy states; output signal states; path faults; scan sequential circuits; sequential benchmark circuit; Circuit faults; Circuit testing; Delay; Hazards; Logic functions; Logic gates; Minimization; Robustness; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1992. Proceedings., [3rd] European Conference on
Conference_Location :
Brussels
Print_ISBN :
0-8186-2645-3
Type :
conf
DOI :
10.1109/EDAC.1992.205939
Filename :
205939
Link To Document :
بازگشت