Title :
Applying dynamic voltage stressing to reduce early failure rate
Author :
Tsao, Chung-Yuan ; Shiue, RY ; Ting, CC ; Huang, YS ; Lin, YC ; Yue, J.T.
Author_Institution :
Taiwan Semicond Manuf. Co. Ltd., Hsin-Chu, Taiwan
Abstract :
In this paper, a ~2× improvement on average was achieved in early life failure rate (ELFR) reduction by applying a dynamic voltage stress (DVS) test at the chip probing (CP) stage. In our study, the ELFR reduction percentage has improved by up to 60% or more with the implementation of delta Isb concept as the screening specification. By using this methodology, test during burn-in (TDBI), pre-burn-in testing or on board screening may not be necessary and burn-in duration can be reduced (e.g. originally, we needed 24 hr, but were able to reduce it to 9 hr with zero burn-in failure rate). We used a 6-transistor SRAM for our study, but this method could also be applied to general logic products
Keywords :
SRAM chips; failure analysis; integrated circuit manufacture; integrated circuit reliability; integrated circuit testing; production testing; 24 hr; 9 hr; DVS test; ELFR reduction; TDBI; board screening; burn-in duration; burn-in failure rate; dynamic voltage stressing; early failure rate reduction; early life failure rate reduction; general logic product applications; pre-burn-in testing; screening specification; six-transistor SRAM; test during burn-in; Coatings; Geometry; Life testing; Logic testing; Manufacturing industries; Random access memory; Semiconductor device manufacture; Semiconductor device measurement; Stress measurement; Voltage control;
Conference_Titel :
Reliability Physics Symposium, 2001. Proceedings. 39th Annual. 2001 IEEE International
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-6587-9
DOI :
10.1109/RELPHY.2001.922878