DocumentCode :
3098908
Title :
Fast extraction of extrinsic cells in a NVM array after retention under gate stress
Author :
Djenadi, R. ; Micolau, G. ; Postel-Pellerin, J. ; Laffont, R. ; Ogier, J.L. ; Lalande, F. ; Melkonian, J.
Author_Institution :
IM2NP, Aix-Marseille Univ., Marseille, France
fYear :
2011
fDate :
7-9 Dec. 2011
Firstpage :
1
Lastpage :
2
Abstract :
As NVM technology gains maturity, new application fields emerge, often implying new product requirements, especially at high temperature. The data retention is a key criterion for good reliability cells. Many previous studies have already dealt with the charge leakage but some of them seem to show a leakage through SiO2 tunnel oxide [1] while others seem to show a leakage through ONO [2]. We have already proposed an experimental way to identify the involved paths by biasing the cell during data retention [3]. The applied bias is used to cancel either the electric field across tunnel oxide or across ONO, depending on the sign of this bias.
Keywords :
circuit reliability; random-access storage; silicon compounds; NVM array; NVM technology; ONO; SiO2; cell biasing; cell reliability; charge leakage; data retention; electric field; extrinsic cell extraction; gate stress; product requirements; tunnel oxide; Arrays; EPROM; Electric fields; Logic gates; Nonvolatile memory; Reliability; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Device Research Symposium (ISDRS), 2011 International
Conference_Location :
College Park, MD
Print_ISBN :
978-1-4577-1755-0
Type :
conf
DOI :
10.1109/ISDRS.2011.6135222
Filename :
6135222
Link To Document :
بازگشت