DocumentCode :
3099130
Title :
Timing verification: a new understanding of false paths
Author :
Bolender, Edgar ; Lipp, Hans Martin
Author_Institution :
Inst. fuer Tech. der Informationsverarbeitung, Karlsruhe Univ., Germany
fYear :
1992
fDate :
16-19 Mar 1992
Firstpage :
383
Lastpage :
387
Abstract :
Despite the growing number of timing verification algorithms, a concise formal approach for the definition of false paths is missing. In this paper, based on the logical and delay properties of the discussed circuits, some precise formal definitions are derived with two major advantages. First, they make the understanding of false paths surprisingly intelligible. Second, they are independent of algorithmic interpretations because of their formal derivation
Keywords :
circuit analysis computing; delays; formal verification; algorithmic interpretations; delay properties; false paths; formal derivation; logical properties; timing verification; Combinational circuits; Delay; Equations; Input variables; Logic arrays; Solids; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1992. Proceedings., [3rd] European Conference on
Conference_Location :
Brussels
Print_ISBN :
0-8186-2645-3
Type :
conf
DOI :
10.1109/EDAC.1992.205960
Filename :
205960
Link To Document :
بازگشت