DocumentCode :
3099685
Title :
Quiescent current estimation for current testing
Author :
Balado, L. ; Figueras, J. ; Rubio, J.A. ; Champac, V. ; Rodriguez, R. ; Segura, J.
Author_Institution :
Dept. D´´Enginyeria Electron., Univ. Politecnica de Catalunya, Barcelona, Spain
fYear :
1992
fDate :
16-19 Mar 1992
Firstpage :
543
Lastpage :
548
Abstract :
Logic voltage testing has some limitations dealing with defects that turn digital into analog values. For these parametric faults, current testing is being considered as a promising complementary technique. A methodology to characterize the quiescent circuit consumption in a new way that simplifies the electrical simulation of a complex VLSI circuit is proposed. Further it is exemplified on the C17 IS-CAS circuit, concluding that the proposed method has been successful in the example and can be easily programmed to estimate Iddq for large circuits without the well known electrical simulation time penalty
Keywords :
VLSI; circuit analysis computing; fault location; integrated circuit testing; C17 IS-CAS circuit; complex VLSI circuit; electrical simulation; large circuits; parametric faults; quiescent circuit consumption; CMOS logic circuits; CMOS technology; Circuit faults; Circuit simulation; Circuit testing; Logic testing; Semiconductor device modeling; Switches; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1992. Proceedings., [3rd] European Conference on
Conference_Location :
Brussels
Print_ISBN :
0-8186-2645-3
Type :
conf
DOI :
10.1109/EDAC.1992.205995
Filename :
205995
Link To Document :
بازگشت