DocumentCode :
3099735
Title :
Performance enhancement and area optimization of 3×3 NoC using random arbiter
Author :
Kendaganna Swamy, S. ; Jatti, Anand ; Uma, B.V.
Author_Institution :
Dept. of Electron. & Instrum. Eng., R.V Coll. of Eng., Bangalore, India
fYear :
2015
fDate :
12-13 June 2015
Firstpage :
11
Lastpage :
15
Abstract :
Network-on-Chip (NoC) is a new approach for designing the communication subsystem among IP cores in a System-on-Chip (SoC). NoC applies networking theory and related methods to on-chip communication and brings out notable improvements over conventional bus and crossbar interconnections. NoC offers a great improvement over the issues like scalability, productivity, power efficiency and signal integrity challenges of complex SoC design. In a NoC, the communication among different nodes is achieved by routing packets through a pre-designed network according to different routing algorithms. Therefore, architecture and related routing algorithm plays an important role to the improvement of overall performance of a NoC. The technique one which is used presently in node is priority based technique packet routing which leads the packet stacking which intern leads to performance degradation. In this paper, proposes a modified random Arbiter combined with deterministic XY routing algorithm to be used on router of NoC. In this method router contains random arbiter along with priority encoder which results into fast way to transfer packet via a specific path between the nodes of the network without stacking. This in turn optimizes the packet storage area and avoids collision because node arbiter will service the packets randomly without any priority. In addition to that this method will ensure a packet always reaches the destination through the possible shortest path without deadlock and livelock.
Keywords :
collision avoidance; network routing; network-on-chip; IP cores; NoC; SoC design; area optimization; collision avoidance; communication subsystem designing; deterministic XY routing algorithm; network-on-chip; on-chip communication; packet routing; packet stacking; packet storage area; performance degradation; performance enhancement; power efficiency; priority based technique; productivity; random arbiter; router; signal integrity; system-on-chip; Conferences; Ports (Computers); Round robin; Routing; Stacking; Switches; System-on-chip; Arbiter; Deterministic Routing; NoC; SoC; roun robin Arbiter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advance Computing Conference (IACC), 2015 IEEE International
Conference_Location :
Banglore
Print_ISBN :
978-1-4799-8046-8
Type :
conf
DOI :
10.1109/IADCC.2015.7154672
Filename :
7154672
Link To Document :
بازگشت