DocumentCode :
3101970
Title :
Methodology for synthesis, testing, and verification of pipelined architecture processors from behavioral-level-only HDL code and a case study example
Author :
Heath, J. Robert ; Durbha, Sreenivas
Author_Institution :
Dept. of Electr. Eng., Kentucky Univ., Lexington, KY, USA
fYear :
2001
fDate :
2001
Firstpage :
143
Lastpage :
149
Abstract :
A goal of computer designers is to reduce the development cycle time for complex pipelined architecture core processor systems. A research effort is described which had a major objective of determining if an approach and methodology could be developed which will allow complex pipelined architecture processors with stringent system functional, timing, and performance requirements to be correctly and efficiently synthesized from a high behavioral-level-only HDL design description, thus reducing development cycle time. A second research objective was to synthesize to target FPGA technology using primarily standard available PC based CAD tools. Contributions include a developed approach and methodology which are verified by presentation of the results of a case study example which resulted in the correct synthesis of a FPGA prototype of a behavioral-level-only HDL described pipeline architecture processor. Correct synthesis was verified via experimental testing of the processor prototype
Keywords :
field programmable gate arrays; hardware description languages; high level synthesis; pipeline processing; FPGA prototype; PC based CAD tools; behavioral-level-only HDL; behavioral-level-only HDL code; case study example; complex pipelined architecture core processor systems; computer designers; development cycle time; high behavioral-level-only HDL design description; performance requirements; pipeline architecture processor; pipelined architecture processor verification; processor prototype; target FPGA technology; Computer aided software engineering; Design automation; Field programmable gate arrays; Hardware design languages; Heat engines; Pipelines; Prototypes; Resistance heating; Testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoutheastCon 2001. Proceedings. IEEE
Conference_Location :
Clemson, SC
Print_ISBN :
0-7803-6748-0
Type :
conf
DOI :
10.1109/SECON.2001.923104
Filename :
923104
Link To Document :
بازگشت