Title :
Thermal characterization of package-on-package (POP)
Author :
Bowers, Morris ; Lee, Yeong J. ; Joiner, Bennett ; Vijayaragavan, Niranjan
Author_Institution :
Motorola, Inc., Libertyville, IL
Abstract :
A study was initiated in order to thermally quantify the characteristics of package-on-package (POP), which has been deployed in multiple mobile devices in order to reduce board area and subsequently mobile device size. In most POP scenarios, the memory package is stacked on top of a baseband or application processor and reflowed together. Thermal simulations were conducted for a POP package configuration following the test methods defined in the JEDEC [3] standards and MIL specification [4] for determining junction-to-board (thetasJB), and junction-to-case (thetasJC) thermal resistances. Enabling a direct correlation with the component-level simulations and experiments, junction-to-board and junction-to-case temperature data were collected for a simulated package on a JEDEC test board. Top and bottom packages for the POP were fabricated using thermal die to enable measurement of junction temperatures. Complementing the baseline simulations and test data, parametric simulation studies were conducted at a component and system level to determine the device and system properties that have the greatest impact on component and system level thermal resistances for POP type devices. The principal purpose of this study was to find a method for estimating die junction temperatures in both the top and bottom packages of a POP configuration assuming the die in both packages dissipate heat. A complex thermal resistance for thetasJB is proposed to calculate the junction temperatures of memory and base-band integrated circuits (IC) on the phone board from measurable board temperatures under use conditions. Results of the simulation and experimental study will be discussed in the following sections.
Keywords :
integrated circuit packaging; mobile handsets; thermal analysis; thermal resistance; application processor; base-band integrated circuits; baseline simulations; die junction temperature estimation; junction-to-board temperature data; junction-to-case temperature data; memory package; mobile devices; package-on-package; parametric simulation; system level thermal resistance; thermal characterization; thermal simulation; Assembly; Electronic packaging thermal management; Heat sinks; Heat transfer; Integrated circuit packaging; Surface resistance; Temperature measurement; Testing; Thermal conductivity; Thermal resistance; Package-on-package (POP); junction-to-board; junction-to-case; mobile device; thermal resistance;
Conference_Titel :
Semiconductor Thermal Measurement and Management Symposium, 2009. SEMI-THERM 2009. 25th Annual IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-3664-4
Electronic_ISBN :
1065-2221
DOI :
10.1109/STHERM.2009.4810781