DocumentCode :
3102504
Title :
Thermal resistance measurements of interconnections, for the investigation of the thermal resistance of a three-dimensional (3D) chip stack
Author :
Matsumoto, Keiji ; Taira, Yoichi
Author_Institution :
Tokyo Res. Lab., IBM, Yamato
fYear :
2009
fDate :
15-19 March 2009
Firstpage :
321
Lastpage :
328
Abstract :
As device-scaling challenges increase, three-dimensional (3D) integrated circuits (ICs) are receiving more attention for system performance enhancements, due to their higher interconnect densities and shorter interconnect lengths. However, because of the limited contact area and the higher circuit density, the cooling of 3D ICs is more challenging. In order to assess appropriate cooling solutions for 3D chip stacks in various uses, we need better understanding of the total thermal resistance of 3D chip stacks. This calls for precise thermal resistance measurements and thermal modeling for each component of a 3D chip stack. A 3D chip stack is composed of interconnections, silicon substrates, back-end-of-the-line (BEOL), front-end-of-the-line (FEOL) and in this study, the thermal resistance of interconnections is the primary focus because interconnections are regarded as one of the thermal resistance bottlenecks of a 3D chip stack. With regard to the thermal resistance measurements of interconnections, Yamaji et al. found it difficult to measure the thermal resistance of interconnections with the laser-flash method and pointed out that care was necessary for uniform temperature distribution in the sample when using the laser-flash method on heterogeneous specimens, such as stacked chips with interconnections. Considering this concern, we use a steady-state method for the thermal resistance measurements of the interconnections. The thermal resistance of 200 mum-pitch-C4 (Pb97Sn3) joined samples is measured and the thermal conductivity of C4 is derived to be 18 - 24 W/mC. Also the thermal resistance of a silicon with various interconnection pitches and diameters is modeled and the relationship of thermal resistance to interconnection pitch and diameter is obtained. The thermal resistance reduction by underfill with various interconnection pitches and diameters is also studied.
Keywords :
cooling; integrated circuit interconnections; temperature distribution; thermal conductivity; thermal resistance measurement; 3D integrated circuits; back-end-of-the-line; device-scaling; front-end-of-the-line; higher circuit density; higher interconnect densities; interconnection pitch; laser-flash method; shorter interconnect lengths; steady-state method; temperature distribution; thermal conductivity; thermal modeling; thermal resistance measurement; three-dimensional chip stack; Cooling; Electrical resistance measurement; Integrated circuit interconnections; Semiconductor device measurement; Silicon; Steady-state; System performance; Temperature distribution; Thermal conductivity; Thermal resistance; Thermal resistance; effective thermal conduction path; interconnections; three-dimensional (3D) chip stack; underfill;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Thermal Measurement and Management Symposium, 2009. SEMI-THERM 2009. 25th Annual IEEE
Conference_Location :
San Jose, CA
ISSN :
1065-2221
Print_ISBN :
978-1-4244-3664-4
Electronic_ISBN :
1065-2221
Type :
conf
DOI :
10.1109/STHERM.2009.4810783
Filename :
4810783
Link To Document :
بازگشت