Title :
Efficient hardware implementation of power-line transfer functions using FPGA´s for the purpose of channel emulation
Author_Institution :
Res., Devolo AG, Aachen, Germany
Abstract :
This paper presents in detail the efficient and accurate way of implementing power-line transfer functions into field programmable arrays (FPGA). First, some research is made concerning the characteristics of the PLC channels by analyzing different PLC channels of different sources. These channels will be implemented by using finite impulse response filters (FIR). An efficient way to improve the accuracy of the implementation is presented by combining FIR and infinite impulse response (IIR) filters. Different windowing functions are compared concerning their efficiency and accuracy. At the end of the paper a comparison of original versus emulated transfer functions are presented.
Keywords :
FIR filters; IIR filters; carrier transmission on power lines; field programmable gate arrays; transfer functions; FIR filters; FPGA; IIR filters; PLC channels; channel emulation; field programmable gate arrays; hardware implementation; infinite impulse response filters; power line transfer functions; windowing functions; Accuracy; Attenuation; Converters; Dynamic range; Field programmable gate arrays; Finite impulse response filter; Transfer functions; Channel Emulator; FIR Filter; IIR Filter; PLC Transfer Function; Power Line Communications (PLC); devolo;
Conference_Titel :
Power Line Communications and Its Applications (ISPLC), 2011 IEEE International Symposium on
Conference_Location :
Udine
Print_ISBN :
978-1-4244-7751-7
Electronic_ISBN :
978-1-4244-7749-4
DOI :
10.1109/ISPLC.2011.5764440