Title :
Fast externally asynchronous-internally clocked systems: implementation and analysis of a new genre of self-timed circuits
Author :
Bell, J.L. ; Tinder, R.F. ; Manwaring, M.L.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Washington State Univ., Pullman, WA, USA
Abstract :
Defying the timing defects and limitations imposed on traditional asynchronous circuits, the externally asynchronous internally clocked (EAIC) system provides the digital designer with a new tool for constructing self-timed circuits. Based on revolutionary memory unit, the EAIC architecture lends itself nicely to sequential design, where a typical EAIC system may require less power, use less hardware, and operate at much greater speeds than comparable synchronous designs. This paper describes the analysis of several circuits and culminates with a comparison of EAIC systems versus synchronous designs
Keywords :
asynchronous circuits; clocks; logic CAD; sequential circuits; timing; EAIC systems; externally asynchronous-internally clocked systems; memory unit; self-timed circuits; sequential design; timing defects; Asynchronous circuits; Circuit analysis; Clocks; Computer science; Hardware; Hazards; Logic; Metastasis; Signal resolution; Timing;
Conference_Titel :
Circuits and Systems, 1996., IEEE 39th Midwest symposium on
Conference_Location :
Ames, IA
Print_ISBN :
0-7803-3636-4
DOI :
10.1109/MWSCAS.1996.594032