Title :
Specification of timing constraints for controller synthesis
Author :
Zahir, Rumi ; Fichtner, Wolfgang
Author_Institution :
Integrated Syst. Lab., ETH Zurich, Switzerland
Abstract :
For controller synthesis to be successful, detailed knowledge of the timing constraints of the system under synthesis is essential. The authors present a method for extracting timing constraints from a behavioral description, architectural restrictions, component timing requirements and protocol specifications. The timing constraints are combined in a timing constraint graph that can be solved in polynomial time using algorithms known from symbolic layout compaction
Keywords :
circuit layout CAD; graph theory; logic CAD; network topology; architectural restrictions; behavioral description; component timing requirements; controller synthesis; polynomial time; protocol specifications; symbolic layout compaction; timing constraints specification; Circuit synthesis; Clocks; Compaction; Control system synthesis; Digital systems; Laboratories; Polynomials; Propagation delay; Protocols; Timing;
Conference_Titel :
Design Automation. EDAC., Proceedings of the European Conference on
Conference_Location :
Amsterdam
DOI :
10.1109/EDAC.1991.206415