DocumentCode :
3106601
Title :
Fault equivalence identification using redundancy information and static and dynamic extraction
Author :
Amyeen, M.E. ; Fuchs, W. Kent ; Pomeranz, Irith ; Boppana, Vamsi
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2001
fDate :
2001
Firstpage :
124
Lastpage :
130
Abstract :
A procedure for identifying functionally equivalent faults and improving the performance of diagnostic test pattern generation is described in this paper. The procedure is based on evaluation of faulty functions in cones of dominator gates of fault pairs. This is enhanced by utilizing circuit redundancy information. Equivalence is proved without the previously required circuit transformations. Stem-branch equivalences for reconvergent stems and their branches are identified efficiently obviating the need to check for non-masking and multiple-path sensitization. Both static and dynamic techniques are developed to exploit relations among inputs of dominator cones. This reduces the simulation time required by the procedure and enables evaluation of larger cones than could be evaluated earlier. As a result, more equivalent fault pairs are identified. Experiments performed on ISCAS85 circuits and full scan ISCAS89 circuits are used to demonstrate the effectiveness of the proposed techniques
Keywords :
automatic test pattern generation; boundary scan testing; fault diagnosis; logic gates; logic testing; redundancy; ISCAS85 circuits; circuit transformations; diagnostic test pattern generation; dominator gates; dynamic extraction; fault equivalence identification; fault pairs; full scan ISCAS89 circuits; functionally equivalent faults; multiple-path sensitization; reconvergent stems; redundancy information; simulation time; static extraction; stem-branch equivalences; Circuit faults; Circuit simulation; Circuit testing; Contracts; Data mining; Electrical fault detection; Fault detection; Fault diagnosis; Performance evaluation; Redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 19th IEEE Proceedings on. VTS 2001
Conference_Location :
Marina Del Rey, CA
Print_ISBN :
0-7695-1122-8
Type :
conf
DOI :
10.1109/VTS.2001.923428
Filename :
923428
Link To Document :
بازگشت