DocumentCode :
3106718
Title :
High-level crosstalk defect simulation for system-on-chip interconnects
Author :
Bai, Xiaoliang ; Dey, Sujit
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., San Diego, La Jolla, CA, USA
fYear :
2001
fDate :
2001
Firstpage :
169
Lastpage :
175
Abstract :
For system-on-chip (SoC) devices using deep submicron (DSM) technologies, the interconnects are becoming critical determinants for performance and reliability. Buses and long interconnects are susceptible to crosstalk defects and may lead to functional and timing failure. Hence, testing for crosstalk errors on interconnects and buses in a SoC has become critical. To facilitate development of new crosstalk test methodologies and to efficiently evaluate crosstalk defect coverage for existing tests there is a need for efficient crosstalk defect coverage analysis techniques. In this paper, we present an efficient high-level crosstalk defect simulation methodology. By using a novel high-level DSM error model for the interconnects, together with HDL models for the cores, our methodology enables fast crosstalk defect simulation to be conducted at high level. We validate the high-level interconnect DSM error model by comparing its outputs with HSPICE simulation results. The fast and accurate high-level crosstalk defect simulation methodology will enable evaluation and exploration of new crosstalk test techniques, as well as existing tests, leading to the development of a low-cost crosstalk test
Keywords :
VLSI; circuit simulation; crosstalk; errors; integrated circuit interconnections; integrated circuit testing; microprocessor chips; mixed analogue-digital integrated circuits; DSM technologies; HDL core models; SoC buses; SoC interconnects; crosstalk defect coverage; crosstalk test methodologies; deep submicron technologies; functional failure; high-level DSM error model; high-level crosstalk defect simulation; simulation methodology; system-on-a-chip devices; system-on-chip interconnects; timing failure; Automatic testing; Built-in self-test; Capacitance; Circuit faults; Circuit simulation; Circuit testing; Crosstalk; Integrated circuit interconnections; SPICE; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 19th IEEE Proceedings on. VTS 2001
Conference_Location :
Marina Del Rey, CA
Print_ISBN :
0-7695-1122-8
Type :
conf
DOI :
10.1109/VTS.2001.923435
Filename :
923435
Link To Document :
بازگشت