DocumentCode :
3107307
Title :
A proposed hardware fault simulation engine
Author :
Cock, Daniel ; Carpenter, Andy
Author_Institution :
Manchester Univ., UK
fYear :
1991
fDate :
25-28 Feb 1991
Firstpage :
570
Lastpage :
574
Abstract :
Fault simulation is a essential part of the design cycle and for large circuits it can be very time consuming. The authors examine the possibility of hardware acceleration of this process, especially that of sequential circuits. In order to achieve this, the architecture of a pipelined hardware simulation accelerator, the MANchester Simulation Engine (MANSE), is examined. Finally, the modifications necessary to make MANSE capable of fault simulation are considered
Keywords :
circuit analysis computing; digital simulation; fault location; pipeline processing; MANSE; MANchester Simulation Engine; hardware acceleration; hardware fault simulation engine; pipelined hardware simulation accelerator; sequential circuits; Acceleration; Circuit faults; Circuit simulation; Computational modeling; Engines; Hardware; Out of order; Performance evaluation; Test pattern generators; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation. EDAC., Proceedings of the European Conference on
Conference_Location :
Amsterdam
Type :
conf
DOI :
10.1109/EDAC.1991.206472
Filename :
206472
Link To Document :
بازگشت