Title :
Reliability of flip-chip interconnect for fine pitch applications
Author :
Bailey, C. ; Stoyanov, S.
Author_Institution :
Sch. of Comput. & Math. Sci., Univ. of Greenwich, London, UK
Abstract :
Flip chip assembly of die onto a substrate has been in existence since the 1960´s. Today there is a great deal of interest in flip-chip technology, especially its use in chip scale packaging (CSP), where it has seen dramatic take-up in the mobile phone and display markets. Due to the continued drive to add further functionality to these products the trend in flip-chip interconnects is towards an ever finer pitch providing more I/O per square area of die. This trend is posing a number of challenges to package designers and board assemblers in terms of reliability. This paper discusses the results from a project investigating the manufacture and reliability of flip-chip interconnects at sub 100 micron pitch.
Keywords :
adhesive bonding; chip scale packaging; fine-pitch technology; finite element analysis; flip-chip devices; integrated circuit interconnections; reliability; CSP; I/O per square die area; board assembly; chip scale packaging; fine pitch applications; finite element modelling; flip-chip interconnect reliability; flip-chip manufacture; isotropic conductive adhesives; package design; underfill properties; Assembly; Conducting materials; Conductive adhesives; Copper; Costs; Displays; Flip chip; Organic light emitting diodes; Packaging; Printing;
Conference_Titel :
Business of Electronic Product Reliability and Liability, 2004 International Conference on
Print_ISBN :
0-7803-8361-3
DOI :
10.1109/BEPRL.2004.1308170