Title :
A traffic control mechanism based on the load of output ports in an ATM switch
Author :
Nam, Hong-Soon ; Choi, Dae-Woo ; An, Yoon-Yeung ; Lee, Woo-Seop ; Lee, Kyu-Ouk ; Park, Kwon-Cheol
Author_Institution :
Dept. of Switch Technol., ETRI, Daejeon, South Korea
Abstract :
In this paper, we propose a traffic control mechanism for ATM switches consisting of common buffered switch fabrics without buffer separation. The proposed mechanism allocates the rate of incoming traffic into switch fabrics according to the load of output ports. In the method, an egress line interface module (LIM) computes the available bandwidth (ABW) for each connection of non-real time traffic based on the load of the output port. The egress LIM sends back the ABW to ingress LIMs for each connection. According to the ABW, the ingress LIMs schedule the incoming traffic into switch fabrics of each connection. We also propose a rate-based cell-scheduling algorithm for the proposed mechanism. The proposed mechanism has been implemented by using FPGAs in the ACE256 ATM switch
Keywords :
asynchronous transfer mode; electronic switching systems; scheduling; telecommunication congestion control; telecommunication traffic; ACE256 ATM switch; ATM switch; FPGA; available bandwidth; buffered switch fabrics; egress line interface module; nonreal time traffic; output port load; rate-based cell-scheduling algorithm; traffic control mechanism; Asynchronous transfer mode; Bit rate; Computer interfaces; Field programmable gate arrays; Information technology; Postal services; Quality of service; Switches; Traffic control; Web and internet services;
Conference_Titel :
High Performance Switching and Routing, 2001 IEEE Workshop on
Conference_Location :
Dallas, TX
Print_ISBN :
0-7803-6711-1
DOI :
10.1109/HPSR.2001.923604