• DocumentCode
    310953
  • Title

    Methodology for VHDL performance model construction and validation

  • Author

    Vuppala, Srilekha ; Gray, F.G. ; Armstrong, J.R.

  • Author_Institution
    Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
  • fYear
    1997
  • fDate
    12-14 Apr 1997
  • Firstpage
    29
  • Lastpage
    35
  • Abstract
    Hardware description languages (HDLs) are frequently used to construct performance models to represent systems early in the design process. The HDLs are commonly known to be time-consuming and labor-intensive tools. For example, VHDL uses a large number of possible modeling approaches that can lead to designs which are unstructured and difficult to understand. This paper discusses a methodology to construct VHDL performance models which will help to significantly reduce the time from an initial conception to a working design. To further reduce development time, reuse of existing structural primitives is emphasized. Typical models of multi-processor architectures are very large and complex. Validation of theses models is difficult and time consuming. This paper also develops a methodology for model validation. A seventeen processor raceway architecture that was developed as a part of the ongoing RASSP (Rapid Prototyping of Application Specific Signal Processors) project, is used as a template to illustrate the new methodologies of performance model construction and model validation. The design consists of seventeen processors interconnected by multiple crossbar switches. Two software algorithms were mapped onto the architecture: a Synthetic Aperture Radar (SAR) Range Processing Algorithm and a SAR Multiswath Processing Algorithm. The methodologies developed in this thesis will considerably reduce the amount of time needed to construct and validate performance models of complex multiprocessor architectures
  • Keywords
    hardware description languages; multiprocessing systems; parallel architectures; performance evaluation; VHDL performance; VHDL performance models; model construction; multi-processor architectures; multiple crossbar switches; multiprocessor architectures; validation; Application software; Computer architecture; Hardware design languages; Process design; Prototypes; Signal processing; Signal processing algorithms; Software algorithms; Software prototyping; Synthetic aperture radar;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Southeastcon '97. Engineering new New Century., Proceedings. IEEE
  • Conference_Location
    Blacksburg, VA
  • Print_ISBN
    0-7803-3844-8
  • Type

    conf

  • DOI
    10.1109/SECON.1997.598604
  • Filename
    598604