Title :
Adaptive compensation of analog circuit imperfections for cascaded /spl Sigma//spl Delta/ modulators
Author :
Wiesbauer, A. ; Temes, G.C.
Author_Institution :
Tech. Univ. Wien, Austria
Abstract :
Multi-bit cascaded sigma-delta (SD) modulators are known to suffer from performance degradation caused by analog circuit imperfections. A method is introduced for the adaptive digital on-line compensation of linear errors, such as finite op-amp gain and capacitor mismatch. The method is discussed by considering a two-stage 3rd-order multi-bit switched-capacitor modulator. It uses a square-wave dither signal in the first stage as a test signal, and minimizes the power of its fundamental harmonic in the output signal. Extensive behavioral simulations show that nearly perfect compensation can be achieved with only slightly increased hardware complexity.
Keywords :
adaptive filters; adaptive signal processing; cascade networks; sigma-delta modulation; switched capacitor networks; adaptive compensation; adaptive digital online compensation; adaptive filters; analog circuit imperfections; behavioral simulations; capacitor mismatch; cascaded /spl Sigma//spl Delta/ modulators; finite opamp gain; fundamental harmonic power; hardware complexity; linear errors; output signal; performance degradation; square-wave dither signal; switched-capacitor modulator; test signal; two-stage 3rd-order multibit modulator; Analog circuits; Calibration; Degradation; Delta modulation; Digital filters; Digital modulation; Hardware; Power measurement; Quantization; Testing;
Conference_Titel :
Signals, Systems and Computers, 1996. Conference Record of the Thirtieth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
Print_ISBN :
0-8186-7646-9
DOI :
10.1109/ACSSC.1996.599108