Title :
Integration of algorithmic VLSI synthesis with testability incorporation
Author :
Gebotys, Catherine H. ; Elmasry, Mohamed I.
Author_Institution :
Dept. of Electr. Eng., Waterloo Univ., Ont., Canada
Abstract :
A design synthesis methodology is presented with testability, area, and delay constraints applied throughout the design search. In general, the methodology differs from other synthesis approaches by implementing testability as part of the VLSI design solution. A binary-tree data structure is used for testable design synthesis, with bottom-up and top-down tree algorithms. Results show the best test methodologies for different design solutions of the same functionality will vary and the best testable design solution is not always the same as that obtained from using only area and delay as search constraints
Keywords :
VLSI; circuit CAD; integrated circuit testing; algorithmic VLSI synthesis; binary-tree data structure; bottom-up algorithms; design solution; design synthesis methodology; search constraints; test methodologies; testability incorporation; top-down tree algorithms; Algorithm design and analysis; Binary trees; Circuit testing; Delay; Design methodology; Feedback; Performance evaluation; System testing; Tree data structures; Very large scale integration;
Conference_Titel :
Custom Integrated Circuits Conference, 1988., Proceedings of the IEEE 1988
Conference_Location :
Rochester, NY
DOI :
10.1109/CICC.1988.20786