DocumentCode :
3111936
Title :
Design and FPGA implementation of orthonormal inverse discrete wavelet transforms
Author :
Nibouche, M. ; Bouridane, A. ; Nibouche, O. ; Belatreche, A.
Author_Institution :
Sch. of Comput. Sci., Queen´´s Univ., Belfast, UK
fYear :
2001
fDate :
2001
Firstpage :
356
Lastpage :
359
Abstract :
FPGA technology offers the potential for low cost and high performance for certain applications, including signal and image processing. Although the programming model which FPGA typically present to application developers is prohibitively low level, they are good target devices for rapid prototyping. The purpose of this paper is to present a novel bit-serial structure dedicated to inverse discrete wavelet transforms based on time-interleaved FIR filters. To overcome the problem of wait cycles within the structure, a second line of bit adders is provided. This allows the structure to use additional “dummy” cycles to deal with additional bits. The proposed structure is modular and scalable, which allows a bit-level parameterisation. To assess the effectiveness of the approach the design has been implemented efficiently on the Xilinx 4000 series FPGA
Keywords :
FIR filters; adders; discrete wavelet transforms; field programmable gate arrays; image processing equipment; FPGA; Xilinx 4000 series; bit adders; bit-serial structure; dummy cycles; image processing; modular scalable structure; othonormal inverse discrete wavelet transforms; rapid prototyping; signal processing; time-interleaved FIR filters; wait cycles; Arithmetic; Costs; Discrete wavelet transforms; Field programmable gate arrays; Filter bank; Finite impulse response filter; Hardware; Signal processing; Signal resolution; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications, 2001. (SPAWC '01). 2001 IEEE Third Workshop on Signal Processing Advances in
Conference_Location :
Taiwan
Print_ISBN :
0-7803-6720-0
Type :
conf
DOI :
10.1109/SPAWC.2001.923924
Filename :
923924
Link To Document :
بازگشت