DocumentCode :
3112022
Title :
An algorithmic branch and bound method for PLA test pattern generation
Author :
Robinson, Markus ; Rajski, Janusz
Author_Institution :
Dept. of Electr. Eng., McGill Univ., Montreal, Que., Canada
fYear :
1988
fDate :
12-14 Sep 1988
Firstpage :
784
Lastpage :
795
Abstract :
A method for PLA (programmable logic-array) test-pattern generation based on a branch-and-bound algorithm that function monotonicity is presented. The algorithm makes irrevocable input assignments first, resulting in the efficient generation of compact test sets. In most cases there is no backtracking. An intelligent branching heuristic is presented. The algorithm handles extended fault models, including cross-point and delay faults. Heuristics which speed up test-set generation and improve test-set compaction are discussed. Results of tests on a wide range of benchmark PLAs are included
Keywords :
automatic testing; fault location; logic arrays; logic testing; PLA test; algorithmic branch and bound method; cross point faults; delay faults; intelligent branching heuristic; programmable logic-array; test-pattern generation; AC generators; Automatic test pattern generation; DC generators; Delay; Heuristic algorithms; Logic testing; Minimization methods; Planets; Programmable logic arrays; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1988. Proceedings. New Frontiers in Testing, International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-8186-0870-6
Type :
conf
DOI :
10.1109/TEST.1988.207865
Filename :
207865
Link To Document :
بازگشت