DocumentCode :
3112669
Title :
Designing state machines for testability
Author :
Treseler, Michael
Author_Institution :
Summation Inc., Kirkland, WA, USA
fYear :
1988
fDate :
12-14 Sep 1988
Firstpage :
996
Abstract :
The current generation of programmable logic devices provides circuit designers with options in high-speed controller design. These devices fill the performance gap between low-cost integrated microcontrollers and more expensive ASIC (application-specific) solutions. A technique of designing state machines that are easily testable is described. The design technique presented utilizes characteristics of these devices to provide testability with little or no design overhead. The background and motivation for this technique is described and its use is demonstrated both in general and with practical design examples
Keywords :
logic arrays; logic design; logic testing; high-speed controller design; logic design; logic testing; programmable logic devices; state machines; testability; Application specific integrated circuits; Circuit simulation; Circuit synthesis; Circuit testing; Clocks; Design engineering; Hardware; Microcontrollers; Pins; Programmable logic devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1988. Proceedings. New Frontiers in Testing, International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-8186-0870-6
Type :
conf
DOI :
10.1109/TEST.1988.207891
Filename :
207891
Link To Document :
بازگشت