DocumentCode :
3113076
Title :
The influence of “off-axis” from (100) oriented Si wafers on junction depth and sheet resistance for low-energy implantation and rapid thermal annealing
Author :
Lerch, Wilfiied ; Downey, Daniel F. ; Arevalo, Edwin A. ; Ostermeir, Rasso
Author_Institution :
STEAG RTP Syst., Dornstadt, Germany
fYear :
2000
fDate :
2000
Firstpage :
186
Lastpage :
190
Abstract :
According to the recently released 1999 National Technology Roadmap for Semiconductors, the SID extension junction will be in the range of a few tens of nanometers for the up coming 180 nm and 130 nm nodes. Although the junctions have to become shallower, a decreasing sheet resistance is required. The formation of ultra-shallow junctions is mainly influenced by three important parameters, these are: dose and energy control during ion implantation, a controlled gaseous ambient during RTA (rapid thermal anneal), and a controlled and reproducible thermal budget during RTA. The requirements for production tools have become progressively more stringent, but the crystal off-orientation of the wafer surface condition as an issue in reproducible USJ formation has been neglected. In Si wafer production, the exact (100) orientation of the wafer surface is determined by the ingot sawing accuracy and typically done with a tolerance of +0.1°. Prior to this experiment, however, the influence of such a variance in the wafer off-orientations on the junction characteristics had not been investigated. For our experiments repeatable “off-axis” from (100) sliced 200 mm silicon wafers were implanted with 11B+, 75 As+ or 31P+ at a tilt and twist angle of 0° to investigate the effects on junction depth and sheet resistance. The acceleration voltage varied between 500 eV (11B+) and 5 keV (75As+). The off-orientation varied between exact 0° and the channeling-reduction-angle for boron of 7.00 (e.g. 0.35°, 1.0°, 4.0°). Species depending data of as-implanted distributions as well as soak time (1050°C 10 s) and flash annealed (with a ramp rate of 350 Ws) wafers are presented and the influences of the off-oriented sliced wafers on junction depth and sheet resistance are discussed
Keywords :
arsenic; boron; elemental semiconductors; ion implantation; phosphorus; rapid thermal annealing; semiconductor junctions; silicon; Si(100) wafers; Si:As; Si:B; Si:P; acceleration voltage; as-implanted distributions; channeling-reduction-angle; crystal off-orientation; flash annealing; gaseous ambient; ingot sawing accuracy; junction depth; low-energy implantation; rapid thermal annealing; sheet resistance; soak time; thermal budget; ultra-shallow junctions; Acceleration; Boron; Implants; Ion implantation; Production; Rapid thermal annealing; Sawing; Surface resistance; Thermal resistance; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ion Implantation Technology, 2000. Conference on
Conference_Location :
Alpbach
Print_ISBN :
0-7803-6462-7
Type :
conf
DOI :
10.1109/.2000.924121
Filename :
924121
Link To Document :
بازگشت