Title :
Epi Defined (ED) FinFET with dynamic threshold: Reduced VT variability, enhanced performance, and a novel Multiple VT
Author :
Mittal, Sparsh ; Debashis, Punyashloka ; Lodha, Saurabh ; Ganguly, Utsav ; Nainani, Aneesh ; Abraham, Matthew C.
Author_Institution :
Dept. of EE, IIT Bombay, Mumbai, India
Abstract :
Line Edge Roughness (LER) based VT variability is one of the major roadblock for the scaling of FinFET to the future technology nodes. LER causes change in fin width leading to quantum confinement based VT variability. Earlier we proposed Epitaxy Defined FinFETs (EDFinFET) in which channel depletion width is defined by highly uniform epitaxy and thus remains constant, leading to low LER based variability. In this paper, we discuss immunity of DTMOS configuration of EDFinFET against LER induced VT variability and it is shown to be almost ideal. We also propose a novel approach to enable multiple VT for this device to span LOP and HP technology requirements with 15% better HP performance. The performance improvement and overall VT variability is compared to FinFETs. The above advantages combined can help DTMOS configuration of EDFinFET to operate at low power and hence be a viable option for sustainable scaling to future CMOS technology nodes.
Keywords :
CMOS integrated circuits; MOSFET; technology CAD (electronics); CMOS technology nodes; DTMOS configuration; FinFET; channel depletion width; dynamic threshold; fin width; highly uniform epitaxy; line edge roughness; quantum confinement based variability; reduced variability; Epitaxial growth; FinFETs; Logic gates; Performance evaluation; Resource description framework;
Conference_Titel :
India Conference (INDICON), 2013 Annual IEEE
Conference_Location :
Mumbai
Print_ISBN :
978-1-4799-2274-1
DOI :
10.1109/INDCON.2013.6726142