DocumentCode :
3113919
Title :
Configuration-specific test pattern extraction for field programmable gate arrays
Author :
Ferrandi, F. ; Fummi, F. ; Pozzi, L. ; Sami, M.G.
Author_Institution :
Dipt. di Elettronica e Inf., Politecnico di Milano, Italy
fYear :
1997
fDate :
20-22 Oct 1997
Firstpage :
85
Lastpage :
93
Abstract :
The aim of this paper is to present a methodology for extracting configuration-specific test patterns for FPGA cells, from the set of sequences that test all stuck-at-faults for the unconfigured cell. This is achieved through the construction of an automaton that recognises test sequences for all faults, followed by the extraction of a second automaton that recognises only the non-redundant faults with respect to a given configuration. Since structural information is not needed for sequence extraction, this methodology provides the user with a structural fault model while granting protection of Intellectual Property
Keywords :
application specific integrated circuits; automatic testing; fault diagnosis; field programmable gate arrays; integrated circuit testing; logic testing; Intellectual Property protection; configuration-specific test pattern extraction; field programmable gate arrays; nonredundant faults; structural fault model; stuck-at-faults; test sequences; unconfigured cell; Automata; Automatic testing; Circuit faults; Circuit testing; Data mining; Field programmable gate arrays; Intellectual property; Manufacturing; Protection; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1997. Proceedings., 1997 IEEE International Symposium on
Conference_Location :
Paris
ISSN :
1550-5774
Print_ISBN :
0-8186-8168-3
Type :
conf
DOI :
10.1109/DFTVS.1997.628313
Filename :
628313
Link To Document :
بازگشت