Title :
Timing aspects of cell-based ASIC design
Author :
Youssef, Habib ; Shragowitz, Eugene
Author_Institution :
Minnnesota Univ., Minneapolis, MN, USA
fDate :
29 May-1 Jun 1990
Abstract :
Increase in the density of integrated circuits and decrease in feature size have altered the nature of timing problems and made timing dependent on the electrical properties of interconnections, their drivers, and their loads. This paper proposes a new methodology for the isolation of the critical paths prior to the physical design step and the development of timing constraints on all the nets, which are consistent with the required performance. These data are used to influence the physical design. Description of the approach is accompanied by applications to real designs
Keywords :
VLSI; application specific integrated circuits; circuit CAD; cell-based ASIC design; critical paths; feature size; interconnections; physical design; physical design step; timing constraints; timing problems; Application specific integrated circuits; Buildings; Delay; Driver circuits; Flip-flops; Integrated circuit interconnections; Logic circuits; Logic design; Routing; Timing;
Conference_Titel :
Euro ASIC '90
Conference_Location :
Paris
Print_ISBN :
0-8186-2066-8
DOI :
10.1109/EASIC.1990.207965