Title :
High performance VLSI implementation of CAVLC decoder of H.264/AVC for HD transmission
Author :
Mukherjee, Rohan ; Mahajan, V. ; Chakrabarti, Indrajit ; Sengupta, Sabyasachi
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng, Indian Inst. of Technol. Kharagpur, Kharagpur, India
Abstract :
Context-based Adaptive Variable Length Coding (CAVLC) has been adopted by the latest video coding standard H.264 as one of its entropy encoding techniques. In this paper, VLSI architecture for implementing CAVLC decoder is proposed. The proposed architecture takes into consideration the bit-rate requirements of H.264 without compromising the area. When implemented in Xilinx 10.1i, Virtex-4 technology, the proposed architecture can process frames of HD-1080 format at 30 frames per second working at a frequency of 45 MHz.
Keywords :
VLSI; video coding; CAVLC decoder; H.264/AVC; HD transmission; VLSI architecture; Virtex-4 technology; context based adaptive variable length coding; entropy encoding techniques; high performance VLSI implementation; video coding standard; Decoding; Encoding; Standards; Streaming media; Table lookup; Very large scale integration; Video coding; CAVLC; FPGA; H.264; LUT; VLSI Architecture;
Conference_Titel :
India Conference (INDICON), 2013 Annual IEEE
Conference_Location :
Mumbai
Print_ISBN :
978-1-4799-2274-1
DOI :
10.1109/INDCON.2013.6726154