DocumentCode :
3114074
Title :
Scan design in the Philips ASIC test environment
Author :
Courjon, Henri
Author_Institution :
IMSC, Philips Components, Issy-les-Moulineaux, France
fYear :
1990
fDate :
29 May-1 Jun 1990
Firstpage :
370
Lastpage :
375
Abstract :
Increasingly complex ASICs need Design For Testability (DFT) techniques to by-pass the test bottleneck. Among the most popular is scan test. The Philips ASIC Test Environment (PATE) includes tools and libraries for scan test and gives ASIC designers a natural approach to DFT. The Philips Components software tools AMSAL and SIMTAP provide Automatic Test Pattern Generation (ATPG) and testability analysis. The silicon overhead due to the scan technique is minimized by dedicated scan flip-flops in the Philips Components ASIC libraries. The PATE approach ensures high quality test vectors and predictable development time from design capture to automatic test vector generation. This paper briefly recalls the basics of scan techniques and then shows their integration in PATE. It finishes with a practical example
Keywords :
application specific integrated circuits; automatic testing; integrated circuit testing; software tools; AMSAL; Automatic Test Pattern Generation; DFT; Design For Testability; PATE; Philips ASIC Test Environment; SIMTAP; automatic test vector generation; dedicated scan flip-flops; development time; scan test; silicon overhead; software tools; test vectors; testability analysis; Application specific integrated circuits; Automatic test pattern generation; Automatic testing; Design for testability; Flip-flops; Pattern analysis; Silicon; Software libraries; Software testing; Software tools;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Euro ASIC '90
Conference_Location :
Paris
Print_ISBN :
0-8186-2066-8
Type :
conf
DOI :
10.1109/EASIC.1990.207971
Filename :
207971
Link To Document :
بازگشت