DocumentCode :
311438
Title :
An MPEG-2 encoder architecture based on a single-chip dedicated LSI with a control MPU
Author :
Ooi, Yasushi ; Ohnishi, Osamu ; Yokoyama, Yutaka ; Katayama, Yoichi ; Mizuno, Masayuki ; Yamashina, Masakaru ; Takano, Hideto ; Hayashi, Naoya ; Tamitani, Ichiro
Author_Institution :
Inf. Technol. Res. Labs., NEC Corp., Kawasaki, Japan
Volume :
1
fYear :
1997
fDate :
21-24 Apr 1997
Firstpage :
599
Abstract :
This paper describes an MPEG-2 encoder architecture based on a hard-wired LSI with a control MPU. All basic functions of MPEG-2 MP@ML video compression are integrated in the dedicated LSI. For the motion estimation, a horizontally subsampled, diamond search was employed as a simplified first search step. It can reduce operations to 20% of the full-search, with an estimated SNR degradation of only -0.1 dB. To help achieve a single-memory interface, a pair of 81 MHz, 16 Mb SDRAMs are used as a frame buffer and a code buffer. Data bandwidth between the SDRAMs and the LSI is kept to less than 94% of the maximum data rate. Jobs assigned to the control MPU need be executed less frequently than those of the macroblock coding, which helps reduce the requirements for MPU performance to about 7 MIPS
Keywords :
data compression; digital signal processing chips; encoding; video codecs; video coding; -1 dB; 16 Mbit; 81 MHz; MPEG-2 encoder architecture; SDRAMs; SNR degradation; control MPU; diamond search; macroblock coding; motion estimation; single-chip dedicated LSI; video compression; Bandwidth; Discrete cosine transforms; Encoding; Large scale integration; National electric code; SDRAM; Streaming media; Transform coding; Ultra large scale integration; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1997. ICASSP-97., 1997 IEEE International Conference on
Conference_Location :
Munich
ISSN :
1520-6149
Print_ISBN :
0-8186-7919-0
Type :
conf
DOI :
10.1109/ICASSP.1997.599839
Filename :
599839
Link To Document :
بازگشت