Title :
Property checking based on hierarchical integer
Author :
Alizadeh, Bijan ; Navabi, Zainalabedin
Author_Institution :
Electr. & Comput. Eng., Tehran Univ., Iran
Abstract :
This article describes a high level model of digital circuits for application of formal verification properties at this level. In our method, a behavioral state machine is represented by a multiplexer based structure of linear integer equations, and RT level properties are directly applied. It reduces the need for large BDD data structures and uses far less memory. Furthermore, there is no need to separate the data and control sections in circuits. We used a canonical form of linear TED as stated in M. Ciesielski et al. (2002). This paper compares our results with those of the VIS verification tool which is a BDD based program. Also run it on gate level designs.
Keywords :
binary decision diagrams; digital circuits; formal verification; linear algebra; BDD-based program; RT level properties; VIS verification tool; behavioral state machine; digital circuits; formal verification; gate level designs; hierarchical integer; linear integer equations; multiplexer based structure; property checking; Application software; Arithmetic; Automata; Binary decision diagrams; Data structures; Digital circuits; Formal verification; Hardware; Multiplexing; Nonlinear equations;
Conference_Titel :
Application of Concurrency to System Design, 2004. ACSD 2004. Proceedings. Fourth International Conference on
Print_ISBN :
0-7695-2077-4
DOI :
10.1109/CSD.2004.1309113