DocumentCode :
3114516
Title :
Radio Frequency Design of Fast Locking Digital Phase Locked Loop
Author :
Dalal, Akshay ; Digrase, Neha ; Lanjewar, Rahul
Author_Institution :
Dept. of Electron. & Telecommun., Rajiv Gandhi Coll. of Eng. & Res., Nagpur, India
fYear :
2015
fDate :
26-27 Feb. 2015
Firstpage :
942
Lastpage :
948
Abstract :
Phase locked loop (PLL) is a control system that generates a signal that has a fixed relation to the phase of a reference signal. The performance of PLL is primarily dependent on the lock time, it is the time the PLL takes to adapt and settle after a sudden change of the input signal frequency. It is desired to design a novel fast locking digital PLL. The high speed high throughput applications needed for information technology demand that the lock time should be as small as possible. The fast locking digital PLL proposed is consisting of two main stages, namely fine stage and coarse stage. The fine stage is having a phase detector, a multiple charge ump and voltage control oscillator while the coarse stage mainly consists the fast locking algorithm. It is having a frequency comparator array, a 3:8 decoder and an encoder. The PLL designed is having a centre frequency 500MHz with 20% deviation. The efforts are made to reduce the lock time and to achieve a high degree of accuracy in the work. A comparison for the locking time and the capture ranges is made between two technologies i.e. 0.18 μm and 50nm. It is found that there is great reduction in the locking time when 50nm technology is used. The locking time is found around 60 to 70nsec. The comparison is also made between the locking times of respective conventional and fast locking digital phase locked loop. The simulations are done using Advance Design System (ADS) software.
Keywords :
UHF circuits; codecs; comparators (circuits); logic design; phase detectors; phase locked loops; voltage-controlled oscillators; ADS software; advance design system; control system; decoder; encoder; fast locking digital PLL; fast locking digital phase locked loop; frequency 500 MHz; frequency comparator array; information technology; phase detector; radio frequency design; reference signal; signal frequency; size 0.18 mum; size 50 nm; voltage control oscillator; Phase Locked Loop; capture range; locking range; multiple charge pump; voltage controlled oscillator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing Communication Control and Automation (ICCUBEA), 2015 International Conference on
Conference_Location :
Pune
Type :
conf
DOI :
10.1109/ICCUBEA.2015.187
Filename :
7155985
Link To Document :
بازگشت